Part Number Hot Search : 
MPS184 LT1179CN BR258 LH3364 LL110 FR3704 YD1028 LTC1707
Product Description
Full Text Search
 

To Download ZL4901007 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 zarlink semiconductor inc. zarlink, zl and the zarlink semiconductor logo are trademarks of zarlink semiconductor inc. copyright 2003-2007, zarlink semiconductor inc. all rights reserved. features ? wide dynamic range (50 db) dtmf receiver ? call progress (cp) detection via cadence indication ? 4-bit synchronous serial data output ? software controlled guard time for zl490x0 ? internal guard time circuitry for zl490x1 ? powerdown option (zl4901x & zl4903x) ? 3.579 mhz crystal or ceramic resonator (zl4903x and zl4902x) ? external clock input (zl4901x) ? guarantees non-detection of spurious tones applications ? integrated telephone answering machine ? end-to-end signalling ?fax machines description the zl490xx is a family of high performance dtmf receivers which decode all 16 tone pairs into a 4-bit binary code. these devices incorporate an agc for wide dynamic range and are suitable for end-to-end signalling. the zl490x0 provides an early steering (est) logic output to indicate the detection of a dtmf signal and requires external software guard time to validate the dtmf digit. the zl490x1, with preset internal guard times, uses a delay steering (dstd) logic output to indicate th e detection of a valid dtmf digit. the 4-bit dtmf binary digit can be clocked out synchronously at the serial data (sd) output. the sd pin is multiplexed with call progress detector output. in the presence of supervisor y tones, the call progress detector circuit indicates the cadence (i.e., envelope) of the tone burst. the cadence information can then be processed by an external microcontroller to identify february 2007 ordering information zl49010/11daa 8 pin pdip tubes zl49020/21daa 8 pin pdip tubes zl49030/31dca 18 pin soic tubes zl49030/31dcb 18 pin soic tape & reel zl49030/31dda 20 pin ssop tubes zl49030/31ddb 20 pin ssop tape & reel zl49010/11daa1 8 pin pdip* tubes zl49020/21daa1 8 pin pdip* tubes zl49030/31dce1 18 pin soic* tubes, bake & drypack zl49030/31dcf1 18 pin soic* tape & reel, bake & drypack zl49030/31dde1 20 pin ssop* tubes, bake & drypack zl49030/31ddf1 20 pin ssop* tubes, bake & drypack *pb free matte tin -40 c to +85 c zl49010/11, zl49020/21, zl49030/31 wide dynamic range dtmf receiver data sheet figure 1 - functional block diagram vdd vss osc2 1. zl49010/1 and zl49030/1 only. 2. zl49020/1 and zl49030/1 only. voltage bias circuit agc anti- alias filter high group filter low group filter steering circuit digital detector algorithm code converter and latch digital guard time 3 parallel to serial converter & latch mux energy detection oscillator and clock circuit to all chip clocks dial tone filter est dstd ack sd 1 2 or 3. zl490x1 only. pwdn osc1 (clk)
zl49010/11, zl49020/21, zl49030/31 data sheet 2 zarlink semiconductor inc. specific call progress signals. the zl4902x and zl4903x c an be used with a crystal or a ceramic resonator without additional components. a power-down option is provided for the zl4901x and zl4903x. figure 2 - pin connections pin description pin # name description 4903xdd 4903xdc 4902x 4901x 3211input dtmf/cp input. input signal must be ac coupled via capacitor. 642-osc2 oscillator output. 7633osc1 (clk) oscillator/clock input. this pin can either be driven by: 1) an external digital cloc k with defined input logic levels. osc2 should be left open. 2) connecting a crystal or ceramic resonator between osc1 and osc2 pins. 8944v ss ground. (0 v) 13 11 5 5 sd serial data/call progress output. this pin serves the dual function of being the serial data output when clock pulses are applied after vali dation of dtmf signal, and also indicates the cadence of call progress input. as dtmf signal lies in the same frequency band as call progress signal, this pin may toggle for dtmf input. the sd pin is at logic low in powerdown state. 14 13 6 6 ack acknowledge pulse input. after est or dstd is high, applying a sequence of four pu lses on this pin will then shift out four bits on the sd pin, representing the decoded dtmf digit. the rising edge of the first clock is used to latch the 4-bit data prior to shifting. this pin is pulled down internally. the idle state of the ack signal should be low. 10 18 17 16 15 14 13 12 11 vdd nc nc est/dstd nc ack nc sd nc 1 2 3 4 5 6 7 8 9 nc input pwdn osc2 nc osc1 nc nc vss input pwdn clk vss vdd ack sd input osc2 osc1 vss vdd est/ ack sd zl49010/1 zl49020/1 zl49030dc/1dc 8 pin plastic dip 18 pin plastic soic 1 2 3 4 8 7 6 5 1 2 3 4 8 7 6 5 1 2 3 4 5 6 7 8 9 10 11 12 20 19 18 17 16 15 14 13 nc nc input pwdn nc nc osc1 osc2 vss 20 pin ssop nc vdd nc nc ack sd nc nc est/dstd dstd est/ dstd zl49030dd/1dd nc nc
zl49010/11, zl49020/21, zl49030/31 data sheet 3 zarlink semiconductor inc. change summary the following table summarizes the changes from the july 2006 issue. 16 15 7 7 est (zl490x0) dstd (zl490x1) early steering output. a logic high on est indicates that a dtmf signal is present. est is at logic low in powerdown state. delayed steering output. a logic high on dstd indicates that a valid dtmf digit has been detected. dstd is at logic low in powerdown state. 18 18 8 8 v dd positive power supply (5 v typ.) performance of the device can be optimized by minimizing noise on the supply rails. decoupling capacitors across v dd and v ss are therefore recommended. 1,2,5,9, 10,11,12, 15,17,19,20 1,5,7,8, 10, 12, 14,16, 17 --nc no connection. pin is unconnected internally. 43-2pwdn power down input. a logic high on this pin will power down the device to reduce power consumption. this pin is pulled down internally and can be left open if not used. ack pin should be at logic ?0? to power down device. device type 8 pin 18 pin 20 pin pwdn 2 pin osc ext clk est dstd zl49010 x x x x zl49011 x x x x zl49020 x x x x zl49021 x x x x zl49030 xxxxxx zl49031 xxxxx x table 1 - summary of zl490x0/1 product family page item description 2 figure 2 added ordering codes to pin connection diagram. 2 pin description added 20 pin description to the table. pin description (continued) pin # name description 4903xdd 4903xdc 4902x 4901x
zl49010/11, zl49020/21, zl49030/31 data sheet 4 zarlink semiconductor inc. functional description the zl490xxs are high performance and low power consum ption dtmf receivers. these devices provide wide dynamic range dtmf detection and a serial decoded da ta output. these devices also incorporate an energy detection circuit. an input voiceband signal is applied to th e devices via a series decoupling capacitor. following the unity gain buffering, the signal enters the agc circuit fo llowed by an anti-aliasing filter. the bandlimited output is routed to a dial tone filter stage and to the input of the energy detection circuit. a b andsplit filter is then used to separate the input dtmf signal into high and low group tones. the high group and low group tones are then verified and decoded by the internal frequency counting and dtmf detection circuitry. following the detection stage, the valid dtmf digit is translated to a 4-bit binary code (via an internal look-up rom). data bits can then be shifted out serially by applying external clock pulses. automatic gain control (agc) circuit as the device operates on a single power supply, the input signal is biased inte rnally at approxim ately vdd/2. with large input signal amplitude (between 0 and approximately -30 dbm for each tone of the composite signal), the agc is activated to prevent the input si gnal from being clipped. at low input level, the agc remains inactive and the input signal is passed directly to the hardware dtmf detection algorithm and to the energy detection circuit. filter and decoder section the signal entering the dtmf dete ction circuitry is filtered by a notch filter at 350 and 440 hz for dial tone rejection. the composite dual-tone signal is fu rther split into its individual high and low frequency components by two 6 th order switched capacitor bandpass filters. the high group and low group tones are then smoothed by separate output filters and squared by high gain limiting comparat ors. the resulting squarewav e signals are applied to a digital detection circuit where an aver aging algorithm is employed to deter mine the valid dtmf signal. for zl490x0, upon recognition of a valid frequency from each tone group, the earl y steering (est) output will go high, indicating that a dtmf t one has been detected. any subs equent loss of dtmf signal condition will cause the est pin to go low. for zl490x1, an internal delayed steeri ng counter validates the early steering signal after a predetermined guard time which requires no external co mponents. the delayed steering (dstd) will go high only when the validation period has elapsed. once the dstd output is high, the subsequent loss of early steering signal due to dtmf signal dropout w ill activate the inter nal counter for a validation of tone absent guard time. the dstd output will go low only after this validation period. energy detection the output signal from the agc circuit is also applied to the energy detection circuit. the detection circuit consists of a threshold comparator and an acti ve integrator. when the signal level is above the threshold of the internal comparator (-35 dbm), the energy detector produces an energ y present indication on the sd output. the integrator ensure the sd output will remain at high even though the input signal is changi ng. when the input signal is removed, the sd output will go low following the inte grator decay time. short decay time enables the signal envelope (or cadence) to be generated at the sd output. an external microcon troller can monitor this output for specific call progress sign als. since presence of speech and dtmf si gnals (above the threshold limit) can cause the sd output to toggle, both est (dstd) and sd outputs should be monitored to ensure correct signal identification. as the energy detector is multiplexed wi th the digital serial data output at t he sd pin, the detecto r output is selected at all times except during the time between the rising edge of the first pulse and the falling edge of the fourth pulse applied at the ack pin. serial data (sd) output when a valid dtmf signal burst is present, est or dstd will go high. the application of four clock pulses on the ack pin will provide a 4-bit serial bi nary code representing the decoded dtmf digit on the sd pin output. the rising edge of the first pulse applied on the ack pin latches and shifts the least significant bit of the decoded digit on the sd pin. the next three pulses on ack pin will shift the remain ing latched bits in a serial format (see figure 5). if less than four pulses are applied to the ack pin, new data cannot be latched even though est/dstd can be valid. clock pulses should be applied to clock out any remaining data bits to resume normal operation. any transitions in excess
zl49010/11, zl49020/21, zl49030/31 data sheet 5 zarlink semiconductor inc. of four pulses will be ignored until th e next rising edge of the est/dstd. ac k should idle at logic low. the 4-bit binary representing all 16 standard dt mf digits are shown in table 2. powerdown mode (zl4901x/4903x) the zl4901x/4903x devices offer a powerdown function to preserve power consumption when the device is not in use. a logic high can be applied at the pwdn pin to place the device in po werdown mode. the ack pin should be kept at logic low to avoid undefined est/dstd and sd outputs (see table 3). table 3 - powerdown mode f low f high digit b 3 b 2 b 1 b 0 697 1209 1 0 0 0 1 697 1336 2 0 0 1 0 697 1477 3 0 0 1 1 770 1209 4 0 1 0 0 770 1336 5 0 1 0 1 770 1477 6 0 1 1 0 852 1209 7 0 1 1 1 852 1336 8 1 0 0 0 852 1477 9 1 0 0 1 941 1336 0 1 0 1 0 941 1209 * 1 0 1 1 941 1477 # 1 1 0 0 697 1633 a 1 1 0 1 770 1633 b 1 1 1 0 852 1633 c 1 1 1 1 941 1633 d 0 0 0 0 0= logic low, 1= logic high note: b0=lsb of decoded dtmf digit and shifted out first. table 2 - serial decode bit table ack (input) pwdn (input) est/dstd (output) sd (output) zl4901x/4903x status low low refer to fig. 4 for timing waveforms refer to fig. 4 for timing waveforms normal operation low high + low low powerdown mode high low low undefined undefined high high undefined undefined undefined note: + =enters powerdown mode on the rising edge.
zl49010/11, zl49020/21, zl49030/31 data sheet 6 zarlink semiconductor inc. table 4 - call progress tones oscillator the zl4902x/4903x can be used in both external clock or tw o pin oscillator mode. in two pin oscillator mode, the oscillator circuit is completed by connecting either a 3.579 mhz crystal or ceramic resonator across osc1 and osc2 pins. it is also possible to configure a number of these devices (4 maximum) employing only a single oscillator crystal. the osc2 output of the first device in t he chain is connected to the os c1 input of the next device. subsequent devices are connected similarly. th e oscillator circuit can also be driven by an 3.579 mhz external clock applied on pin osc 1. the osc2 pin should be left open. for zl4901x devices, the clk input is driven directly by an 3.579 mhz external digital clock. frequency 1 (hz) frequency 2 (hz) on/off description 350 440 continuous north american dial tones 425 --- continuous european dial tones 400 --- continuous far east dial tones 480 620 0.5s/0.5s north american line busy 440 --- 0.5s/0.5s japanese line busy 480 620 0.25s/0.25s north american reorder tones 440 480 2.0s/4.0s north american audible ringing 480 620 0.25s/0.25s north american reorder tones
zl49010/11, zl49020/21, zl49030/31 data sheet 7 zarlink semiconductor inc. applications the circuit shown in figure 3 illustrates the use of a zl4 902x in a typical receiver application. it requires only a coupling capacitor (c1) and a crystal or ceramic resonator (x1) to complete the circuit. the zl490x0 is designed for user who wishes to tailor the guard time for specific applications. when a dtmf signal is present, the est pin will go high. an external microcontroller monitors est in real time for a period of time set by the user. a guard time algorithm must be implemented such that dtmf signal s not meeting the timing requirements are rejected. the zl490x1 uses an internal counter to provide a preset dtmf validation period. it requires no external components. the dstd output high indica tes that a valid dtmf digit has been detected. figure 3 - application circuit for zl4902x dtmf/cp input c1 x1 1 2 3 4 8 7 6 5 input osc2 osc1 v ss v dd est/dstd ack sd v dd components list: c 1 = 0.1 f 10% x1 = crystal or resonator (3.579 mhz) to microprocessor or microcontroller zl4902x
zl49010/11, zl49020/21, zl49030/31 data sheet 8 zarlink semiconductor inc. ? exceeding these values may cause permanent damage. functional operation under these conditions is not implied. ? typical figures are at 25 c and are for design aid only: not guaranteed and not subject to production testing. ? typical figures are at 25 c and are for design aid only: not guaranteed and not subject to production testing absolute maximum ratings ? - voltages are with respect to v ss =0v unless otherwise stated. parameter symbol min. max. units 1 dc power supply voltage v dd -v ss 6v 2 voltage on any pin (other than supply) v i/o -0.3 6.3 v 3 current at any pin (other than supply) i i/o 10 ma 4 storage temperature t s -65 150 c 5 package power dissipation p d 500 mw recommended operating conditions - voltages are with respect to v ss =0v unless otherwise stated parameter sym. min. typ. ? max. units test conditions 1 positive power supply v dd 4.75 5.0 5.25 v 2 oscillator clock frequency f osc 3.579 mhz 3 oscillator frequency tolerance ? f osc 0.1 % 4 operating temperature t d -40 25 85 c dc electrical characteristics - voltages are with respect to v dd =5v 5%,v ss =0v, and temperature -40 to 85 c, unless otherwise stated. characteristics sym. min. typ. ? max. units test conditions 1 operating supply current i dd 38ma 2 standby supply current i ddq 30 100 a pwdn=5v, ack=0v est/dstd = sd = 0v 3a input logic 1 v ih 4.0 v 3b input logic 1 (for osc1 input only) v ih 3.5 v zl4902x/zl4903x 4a input logic 0 v il 1.0 v 4b input logic 0 (for osc1 input only) v il 1.5 v zl4902x/zl4903x 5 input impedance (pin 1) r in 50 k ? 6 pull-down current (pwdn, ack pins) i pd 25 a with internal pull-down resistor of approx. 200k ? . pwdn/ack = 5v 7 output high (source) current i oh 0.4 4.0 ma v out =v dd -0.4v 8 output low (sink) current i ol 1.0 9.0 ma v out =v ss +0.4v
zl49010/11, zl49020/21, zl49030/31 data sheet 9 zarlink semiconductor inc. ? typical figures are at 25 c and are for design aid only: not guaranteed and not subject to production testing * test conditions 1. dbm refers to a reference power of 1 mw delivered into a 600 ohms load. 2. data sequence consists of all dtmf digits. 3. tone on = 40 ms, tone off = 40 ms. 4. signal condition consists of nominal dtmf frequencies. 5. both tones in composite signal have an equal amplitude. 6. tone pair is deviated by 1.5% 2 hz. 7. bandwidth limited (0-3 khz) gaussian noise. 8. precise dial tone frequencies are 350 hz and 440 hz ( 2%). 9. referenced to lowest level frequency component in dtmf signal. 10. referenced to the minimum valid accept level. 11. both tones must be within valid input signal range. 12. internal guard time for zl490x1 = 20 ms. 13. timing parameters are measured with 70 pf load at sd output. 14. time duration between pwdn pin changes from ?1? to ?0? and est/dstd becomes active. 15. guaranteed by design and characterization. not subject to production testing. 16. value measured with an applied tone of 450 hz. ac electrical characteristics - voltages are with respect to v dd =5v 5%, v ss =0v and temperature -40 to +85 c unless otherwise stated. characteristics sym. min. typ. ? max. units test conditions* 1 valid input signal level (each tone of composite signal) -50 2.45 0 775 dbm mv rms 1,2,3,5,6,12 2 positive twist accept 8 db 1,2,3,4,11,12,15 3 negative twist accept 8 db 1,2,3,4,11,12,15 4 frequency deviation accept 1.5 % 2hz 1,2,3,5,12 5 frequency deviation reject 3.5 % 1,2,3,5,12,15 6 third tone tolerance -16 db 1,2,3,4,5,12 7 noise tolerance -12 db 7,9,12 8 dial tone tolerance +15 db 8,10,12 9 supervisory tones detect level (total power) -35 dbm 16 10 supervisory tones reject level -50 dbm 16 11 energy detector attack time t sa 1.0 6.5 ms 16 12 energy detector decay time t sd 325ms16 13a 13b powerdown time powerup time 10 30 50 ms ms ms iddq 100 a zl49010/zl49030 zl49011/zl49031 note 14 14 tone present detect time (est logic output) t dp 3 13 20 ms zl490x0 15 tone absent detect time (est logic output) t da 3 15 ms zl490x0 16 tone duration accept (dstd logic output) t rec 40 ms zl490x1 17 tone duration reject (dstd logic output) t rec 20 ms zl490x1 18 interdigit pause accept (dstd logic output) t id 40 ms zl490x1 19 interdigit pause reject (dstd logic output) t do 20 ms zl490x1 20 data shift rate 40-60% duty cycle f ack 1.0 3.0 mhz 13,15 21 propagation delay (ack to data bit) t pad 100 140 ns 1mhz f ack , 13,15 22 data hold time (ack to sd) t dh 30 50 ns 13,15
zl49010/11, zl49020/21, zl49030/31 data sheet 10 zarlink semiconductor inc. figure 4 - timing diagram input est (zl490x0) dstd (zl490x1) ack sd dtmf tone #n t dp t rec t do dtmf tone #n + 1 dtmf tone #n + 1 input signal t da t rec t id lsb msb b 0 b 1 b 2 b 3 b 0 b 1 b 2 b 3 t sa t sd input signal envelope lsb msb t do t id - maximum allowable dropout during valid dtmf signals. zl490xx). t rec t rec t da t dp t sa t sd - minimum time between valid dtmf signals (zl49011). - maximum dtmf signal duration not detected as valid (zl490xx). - minimum dtmf signal duration requi red for valid recognition (zl490x1). - time to detect the absence of valid dtmf signals (zl490x0). - time to detect the presence of valid dtmf signals (zl490x0). - supervisory tone integrator attack time (zl490xx). - supervisory tone integrator decay time (zl490xx).
zl49010/11, zl49020/21, zl49030/31 data sheet 11 zarlink semiconductor inc. figure 5 - ack to sd timing est/dstd ack sd v ih v il v ih v il 1/ f ack t pad t dh b 0 b 1 b 2 b 3 msb dtmf energy detect lsb dtmf energy detect



www.zarlink.com information relating to products and services furnished herein by zarlink semiconductor inc. or its subsidiaries (collectively ?zarlink?) is believed to be reliable. however, zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from t he application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. neither the supply of such information or purchase of product or service conveys any license, either express or implied, u nder patents or other intellectual property rights owned by zarlink or licensed from third parties by zarlink, whatsoever. purchasers of products are also hereby notified that the use of product in certain ways or in combination with zarlink, or non-zarlink furnished goods or services may infringe patents or other intellect ual property rights owned by zarlink. this publication is issued to provide information only and (unless agreed by zarlink in writing) may not be used, applied or re produced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. the products, t heir specifications, services and other information appearing in this publication are subject to change by zarlink without notice. no warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. it is the user?s responsibility t o fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not b een superseded. manufacturing does not necessarily include testing of all functions or parameters. these products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. all products and materials are sold and services provided subject to zarlink?s conditi ons of sale which are available on request. purchase of zarlink?s i 2 c components conveys a licence under the philips i 2 c patent rights to use these components in and i 2 c system, provided that the system conforms to the i 2 c standard specification as defined by philips. zarlink, zl and the zarlink semiconductor logo are trademarks of zarlink semiconductor inc. copyright zarlink semiconductor inc. all rights reserved. technical documentation - not for resale for more information about all zarlink products visit our web site at


▲Up To Search▲   

 
Price & Availability of ZL4901007

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X